## **Branch: CSE & IT**

# Computer Organization & Architecture Instructions Pipelining

**DPP** 

**Batch: Hinglish** 

## [NAT]

1. Consider a non-pipelined processor with 25 ns cycle time is divided into 5 stages with latencies of 5ns, 7ns, 3ns, 6ns and 4ns. If the pipeline latch latency is 1 ns then the maximum clock frequency to be applied is MHz

## [MCQ]

- 2. Consider a 4-stage pipeline with delays of 320 ns, 260 ns, 340 ns and 300 ns respectively. Inter stage buffer delay is 10 ns, register uses constant clock rate, then what is the total time taken to process 2000 data items on this pipelined system \_\_\_\_\_ (in micro seconds)
  - (a) 700.05
- (b) 701.05
- (c) 142.05
- (d) None of these

## [MCQ]

- 3. Assume a 5-segment single cycle processor (non-pipelined) and a 5-segment pipelined processor. Cycle time of non-pipelined processor is 10 times that of pipelined processor. Assume also that there are no stalls in the pipelined processor then what is the speed up achieved over non-pipelined processor if pipelined processor phase time is 2ns?
  - (a) 5
- (b) 10
- (c) 15
- (d) 20

## [MCQ]

- 4. Consider a pipelined machine X operating at 1 GHz that has speed up factor of 5 and operating upto 60% efficiency, then how many segments are present in the machine X?
  - (a) 5
- (b) 6
- (c) 7
- (d) 9

## [MCQ]

**5.** Consider a machine with frequencies of instruction, type of instructions, and cycles. Given below.

| - | * *              | <u> </u>  |        |
|---|------------------|-----------|--------|
|   | Instruction type | Frequency | Cycles |
|   | Load             | 40%       | 1      |
|   | Store            | 15%       | 2      |
|   | Branch           | 20%       | 2      |
|   | ALU              | 25%       | 2      |

What is the average CPI?

- (a) 2.0
- (b) 1.5
- (c) 1.6
- (d) 3.0

## [MCO]

**6.** Consider 5 stage of two processors x and y have the following latencies:

| Туре | IF  | ID  | EX  | MA  | WB  |
|------|-----|-----|-----|-----|-----|
| X    | 400 | 500 | 450 | 650 | 200 |
| У    | 300 | 250 | 200 | 290 | 240 |

Also consider that each pipeline costs 20ps extra for the register between pipeline stages. Which of the following pairs of tuples represent the cycle time, latency of one instruction and the throughput for a pipelined processor for both types x and y?

(a) 
$$\left(670,3350,\frac{1}{670}\right)\left(320,1600,\frac{1}{320}\right)$$

(b) 
$$\left(670,3350,\frac{1}{3350}\right)\left(320,1600,\frac{1}{1600}\right)$$

(c) 
$$\left(3350,670,\frac{1}{3350}\right)\left(1600,320,\frac{1}{1600}\right)$$

(d) None of the above

## [MCQ]

**7.** Consider the sequence of instruction and a 5-stage pipeline (IF, ID, EX, MEM, and WB).

|                  | , ,    |                | ,              |                                 |
|------------------|--------|----------------|----------------|---------------------------------|
|                  | Opcode | Destination    | Source1        | Source 2                        |
| $I_1$ :          | ADD    | $R_2$          | R <sub>3</sub> | R <sub>4</sub> (1 <sup>st</sup> |
|                  |        |                |                | instruction                     |
|                  |        |                |                | to enter                        |
|                  |        |                |                | the                             |
|                  |        |                |                | pipeline)                       |
| I <sub>2</sub> : | SUB    | R <sub>3</sub> | R <sub>4</sub> | R <sub>2</sub>                  |
| I <sub>3</sub> : | MUL    | R <sub>2</sub> | R <sub>3</sub> | R4(last                         |
|                  |        |                |                | instruction                     |
|                  |        |                |                | to enter                        |
|                  |        |                |                | the                             |
|                  |        |                |                | pipeline)                       |

How many RAW data hazards does the ID stage need to detect for this instruction sequence?

- (a) 1
- (b) 2
- (c) 3
- (d) 4

## [NAT]

8. Consider a 5-stage pipelined processor having instruction fetch (IF), operand fetch (ID), instruction execution (IE), memory access (MA) and write back (WB) segments. The segments mentioned takes 1 clock cycle each for any instructions. Consider the given code fragment below.

| Instruction                                                           | Meaning of instruction   |  |  |
|-----------------------------------------------------------------------|--------------------------|--|--|
| I <sub>0</sub> : load R <sub>2</sub> , [100]                          | $//R_2 = MEM [100]$      |  |  |
| I <sub>1</sub> : load R <sub>4</sub> , 5[R <sub>3</sub> ]             | $//R_4 = MEM [R_3 + 5]$  |  |  |
| I2: MUL R5, R2, R4                                                    | $//R_5 = R_2 \times R_4$ |  |  |
| I <sub>3</sub> : DIV R <sub>6</sub> , R <sub>2</sub> , R <sub>5</sub> | $//R_6 = R_2/R_5$        |  |  |
| I4: SUB R7, R5, R6                                                    | $//R_7 = R_5 - R_6$      |  |  |

What is the number of clock cycle needed to execute the above sequence of instruction?

## **Answer Key**

- (125) 1.
- 2. **(b)**
- 3. **(b)**
- 4. (**d**)
- (c) 5.

- 6. (a)
  7. (b)
  8. (18)



## **Hints & Solutions**

## 1. (125)

**Sol.** Largest delay = 7 + 1 = 8 ns

$$f_{max} = \frac{1}{8} ns = 125 \text{ MHz}$$

## 2. (b

**Sol.** pipeline time  $(t_p) = (n + k - 1) \times T_{seg}$ 

Where n is the number of instruction, k is the number of segment/stages and  $T_{\rm seg}$  is maximum delay in segment.

$$= (2000 + 4 - 1) \times (340 + 10)$$
 ns

$$= (2003) \times (350)$$
 ns

$$= 701.05 \mu s$$

## 3. (b)

Sol. Given,

For non-pipelined processor, cycle time is 10 times more than that of pipelined machine's cycle time.

Cycle time for pipelined machine is 2 ns.

... Cycle time for non-pipelined machine is 20 ns

Speed up = 
$$\frac{t_n}{t_p} \Rightarrow \frac{20^{10}}{2} = 10 \text{ ns}$$

 $\therefore$  option (b) is correct.

#### **4.** (d)

**Sol.** 
$$\eta = \frac{\text{speed up}}{\text{number of stages}}$$

$$\frac{60}{100} = \frac{5}{k}$$

$$k = \frac{5}{0.6} \implies 8.33$$

= 9 stages

Therefore, if we take 9 stages then the efficiency would be 0.6.

#### 5. (c)

Sol. Average CPI = 
$$\frac{\sum_{i=1}^{n} instruction frequency_{i} \times CPI_{i}}{\sum_{i=1}^{n} instruction frequency_{i}}$$
$$= \frac{0.4 \times 1 + 0.15 \times 2 + 0.2 \times 2 + 0.25 \times 2}{1} = 1.6$$

## 6. (a)

## Sol. For non-pipelined processor

Cycle time: There is no pipelining, so the cycle time instructions will be going through all the stages each cycle.

So, x: Cycle time = 2200 ps

The latency for an instruction is also the same. Since each instruction takes 1 cycle to go from beginning

fetch to end of write back/Throughput is also  $\frac{1}{\text{Cycle}}$ 

instruction per second.

## For pipelined processor of

Cycle time: in this we take time of longest stage.

Type x: In this MM takes 650ps and there is 20ps overhead so in total 670 is cycle time.

Type y: In this IF takes 300 ps and there is overhead of 20 ps so in total 320 is the cycle time.

Latency: It is total time taken to execute an instruction.

Type  $x : 670 \times 5 = 3350 \text{ ps}$ 

Type y : 
$$320 \times 5 = 1600 \text{ ps}$$

**Throughput**: it is the number of instructions executed per unit time and also throughput calculated considering large number of instructions.

Type x : 1 instruction per 670 ps =  $\frac{1}{670}$ 

Type y : 1 instruction per 320 :  $\frac{1}{320}$ .

#### 7. **(b)**

**Sol.**  $I_1 \rightarrow I_2$  on  $R_2$ 

$$I_2 \rightarrow I_3$$
 on  $R_3$ 

: for a given program and pipeline, there are 2 hazards.

**8.** (18)

Sol. RAW dependency between

 $I_0 - I_2$ ,  $I_1 - I_2$ ,  $I_2 - I_3$ ,  $I_3 - I_4$ 

| Cycles                | IF             | ID             | EX             | MA             | WB             |
|-----------------------|----------------|----------------|----------------|----------------|----------------|
| $\mathbf{C}_1$        | $I_0$          |                |                |                |                |
| $C_2$                 | $I_1$          | $I_0$          |                |                |                |
| C <sub>3</sub>        | $I_2$          | $I_1$          | Io             |                |                |
| C <sub>4</sub>        |                | $I_2$          | $I_1$          | $I_0$          |                |
| C <sub>5</sub>        | I <sub>3</sub> | $I_2$          | -              | $I_1$          | I <sub>0</sub> |
| C <sub>6</sub>        | -              | $I_2$          |                |                | $I_1$          |
| <b>C</b> <sub>7</sub> | -              | $I_2$          |                |                |                |
| C <sub>8</sub>        | <b>I</b> 4     | I <sub>3</sub> | $I_2$          |                |                |
| <b>C</b> 9            | -              | I <sub>3</sub> |                | $I_2$          |                |
| C <sub>10</sub>       | -              | I <sub>3</sub> |                |                | $I_2$          |
| C <sub>11</sub>       | -              | I <sub>3</sub> |                |                |                |
| C <sub>12</sub>       |                | <b>I</b> 4     | I <sub>3</sub> |                |                |
| C <sub>13</sub>       |                | I <sub>4</sub> |                | $I_3$          |                |
| C <sub>14</sub>       |                | I <sub>4</sub> |                |                | I <sub>3</sub> |
| C <sub>15</sub>       |                | <b>I</b> 4     |                |                |                |
| C <sub>16</sub>       |                |                | <b>I</b> 4     |                |                |
| C <sub>17</sub>       |                |                |                | I <sub>4</sub> |                |
| C <sub>18</sub>       |                |                |                |                | I <sub>4</sub> |



Any issue with DPP, please report by clicking here:  $\frac{https://forms.gle/t2SzQVvQcs638c4r5}{https://smart.link/sdfez8ejd80if}$  For more questions, kindly visit the library section: Link for web:  $\frac{https://smart.link/sdfez8ejd80if}{https://smart.link/sdfez8ejd80if}$ 

